## FEATURES

Single 3 V supply operation (2.7 V to 3.3 V)
SNR = $\mathbf{5 8 ~ d B c ~ ( t o ~ N y q u i s t ) ~}$
SFDR = $\mathbf{7 7} \mathbf{~ d B c}$ (to Nyquist)
Low power ADC core: 96 mW at 65 MSPS, 104 mW
@ 80 MSPS, 120 mW at 105 MSPS
Differential input with 300 MHz bandwidth
On-chip reference and sample-and-hold amplifier
DNL $= \pm 0.25$ LSB
Flexible analog input: 1 V p-p to 2 V p-p range Offset binary or twos complement data format Clock duty cycle stabilizer

## APPLICATIONS

## Ultrasound equipment

IF sampling in communications receivers
Battery-powered instruments
Hand-held scopemeters
Low cost digital oscilloscopes

## PRODUCT DESCRIPTION

The AD9215 is a family of monolithic, single 3 V supply, 10-bit, 65/80/105 MSPS analog-to-digital converters (ADC). This family features a high performance sample-and-hold amplifier (SHA) and voltage reference. The AD9215 uses a multistage differential pipelined architecture with output error correction logic to provide 10 -bit accuracy at 105 MSPS data rates and to guarantee no missing codes over the full operating temperature range.

The wide bandwidth, truly differential sample-and-hold amplifier (SHA) allows for a variety of user-selectable input ranges and offsets including single-ended applications. It is suitable for multiplexed systems that switch full-scale voltage levels in successive channels and for sampling single-channel inputs at frequencies well beyond the Nyquist rate. Combined with power and cost savings over previously available ADCs, the AD9215 is suitable for applications in communications, imaging, and medical ultrasound.

A single-ended clock input is used to control all internal conversion cycles. A duty cycle stabilizer compensates for wide variations in the clock duty cycle while maintaining excellent performance. The digital output data is presented in straight binary or twos complement formats. An out-of-range signal indicates an overflow condition, which can be used with the MSB to determine low or high overflow.

## Rev. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.


Fabricated on an advanced CMOS process, the AD9215 is available in both a 28 -lead surface-mount plastic package and a 32-lead chip scale package and is specified over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## PRODUCT HIGHLIGHTS

1. The AD9215 operates from a single 3 V power supply and features a separate digital output driver supply to accommodate 2.5 V and 3.3 V logic families.
2. Operating at 105 MSPS, the AD9215 core ADC consumes a low 120 mW ; at 80 MSPS , the power dissipation is 104 mW ; and at 65 MSPS, the power dissipation is 96 mW .
3. The patented SHA input maintains excellent performance for input frequencies up to 200 MHz and can be configured for single-ended or differential operation.
4. The AD9215 is part of several pin compatible $10-, 12-$, and 14 -bit low power ADCs. This allows a simplified upgrade from 10 bits to 12 bits for systems up to 80 MSPS.
5. The clock duty cycle stabilizer maintains converter performance over a wide range of clock pulse widths.
6. The out of range (OR) output bit indicates when the signal is beyond the selected input range.
[^0]
## AD9215

## TABLE OF CONTENTS

Specifications ..... 3
Absolute Maximum Ratings ..... 6
Explanation of Test Levels .....  6
ESD Caution. .....  6
Pin Configurations and Function Descriptions .....  7
Equivalent Circuits ..... 8
Definitions of Specifications. ..... 8
Typical Performance Characteristics ..... 10
Applying the AD9215 Theory of Operation ..... 14
Clock Input and Considerations ..... 15
Evaluation Board ..... 18
Outline Dimensions ..... 33
Ordering Guide ..... 34

## REVISION HISTORY

2/04-Data Sheet Changed from a REV. 0 to a REV. A
Renumbered Figures and Tables ..... UNIVERSAL
Changes to Product Title .....  1 .....  1
Changes to Features
Changes to Features
Changes to Product Description .....  1
Changes to Product Highlights .....  1
Changes to Specifications .....  2
Changes to Figure 2. .....  4
Changes to Figures 9 to 11 ..... 10
Added Figure 14 ..... 10
Added Figures 16 and 18 ..... 11
Changes to Figures 21 to 24 and 25 to 26 ..... 12
Deleted Figure 25 ..... 12
Changes to Figures 28 and 29 ..... 13
Changes to Figure 31 ..... 14
Changes t0 Figure 35 ..... 16
Changes to Figures 50 through 58 ..... 26
Added Table 11 ..... 31
Updated Outline Dimensions. ..... 32
Changes to Ordering Guide ..... 33
5/03-Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{AVDD}=3 \mathrm{~V}, \mathrm{DRVDD}=2.5 \mathrm{~V}$, specified maximum conversion rate, 2 V p-p differential input, 1.0 V internal reference, unless otherwise noted.

Table 1. DC Specifications


[^1]
## AD9215

AVDD $=3 \mathrm{~V}, \mathrm{DRVDD}=2.5 \mathrm{~V}$, specified maximum conversion rate, 2 V p-p differential input, 1.0 V internal reference,
AIN $=-0.5 \mathrm{dBFS}, \mathrm{MODE}=\mathrm{AVDD} / 3$ (duty cycle stabilizer [DCS] enabled), unless otherwise noted.
Table 2. AC Specifications


[^2]Table 3. Digital Specifications

|  |  |  | $\begin{aligned} & \text { AD9215BRU-65/ } \\ & \text { AD9215BCP-65 } \end{aligned}$ |  |  | $\begin{aligned} & \hline \text { AD9215BRU-80/ } \\ & \text { AD9215BCP-80 } \end{aligned}$ |  |  | $\begin{gathered} \hline \text { AD9215BRU-105/ } \\ \text { AD9215BCP-105 } \end{gathered}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Temp | Test Level | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Unit |
| LOGIC INPUTS (CLK, PDWN) |  |  |  |  |  |  |  |  |  |  |  |  |
| High Level Input Voltage | Full | IV | 2.0 |  |  | 2.0 |  |  | 2.0 |  |  | V |
| Low Level Input Voltage | Full | IV |  |  | 0.8 |  |  | 0.8 |  |  | 0.8 | V |
| High Level Input Current | Full | IV | -650 |  | +10 | -650 |  | +10 | -650 |  | +10 | $\mu \mathrm{A}$ |
| Low Level Input Current | Full | IV | -70 |  | +10 | -70 |  | +10 | -70 |  | +10 | $\mu \mathrm{A}$ |
| Input Capacitance | Full | V |  | 2 |  |  | 2 |  |  | 2 |  | pF |
| LOGIC OUTPUTS ${ }^{1}$ $\text { DRVDD }=2.5 \mathrm{~V}$ |  |  |  |  |  |  |  |  |  |  |  |  |
| High Level Output Voltage | Full | IV | 2.45 |  |  | 2.45 |  |  | 2.45 |  |  | V |
| Low Level Output Voltage | Full | IV |  |  | 0.05 |  |  | 0.05 |  |  | 0.05 | V |

${ }^{1}$ Output voltage levels measured with a 5 pF load on each output.

Table 4. Switching Specifications

|  |  |  | $\begin{aligned} & \text { AD9215BRU-65/ } \\ & \text { AD9215BCP-65 } \end{aligned}$ |  |  | $\begin{aligned} & \text { AD9215BRU-80/ } \\ & \text { AD9215BCP-80 } \end{aligned}$ |  |  | $\begin{aligned} & \text { AD9215BRU-105/ } \\ & \text { AD9215BCP-105 } \\ & \hline \end{aligned}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Temp | Test Level | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Unit |
| CLOCK INPUT PARAMETERS <br> Maximum Conversion Rate Minimum Conversion Rate CLOCK Period | Full <br> Full <br> Full | $\begin{aligned} & \mathrm{VI} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | 65 $15.4$ |  | 5 | 80 $12.5$ |  | 5 | $\begin{aligned} & 105 \\ & 9.5 \end{aligned}$ |  | 5 | MSPS MSPS ns |
| DATA OUTPUT PARAMETERS Output Delay ${ }^{1}$ (tod) Pipeline Delay (Latency) Aperture Delay Aperture Uncertainty (Jitter) Wake-Up Time ${ }^{2}$ | Full <br> Full <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ | $\begin{aligned} & \mathrm{VI} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | 2.5 | $\begin{aligned} & 4.8 \\ & 5 \\ & 2.4 \\ & 0.5 \\ & 7 \end{aligned}$ | 6.5 | 2.5 | $\begin{aligned} & 4.8 \\ & 5 \\ & 2.4 \\ & 0.5 \\ & 7 \end{aligned}$ | 6.5 | 2.5 | $\begin{aligned} & 4.8 \\ & 5 \\ & 2.4 \\ & 0.5 \\ & 7 \end{aligned}$ | 6.5 | ns Cycles ns ps rms ms |
| OUT-OF-RANGE RECOVERY TIME | $25^{\circ} \mathrm{C}$ | V |  | 1 |  |  | 1 |  |  | 1 |  | Cycles |



Figure 2. Timing Diagram

[^3]ABSOLUTE MAXIMUM RATINGS¹
Table 5.

| Mnemonic | With Respect to | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| ELECTRICAL |  |  |  |  |
| AVDD | AGND | -0.3 | +3.9 | V |
| DRVDD | DRGND | -0.3 | +3.9 | V |
| AGND | DRGND | -0.3 | +0.3 | V |
| AVDD | DRVDD | -3.9 | +3.9 | V |
| Digital Outputs | DRGND | -0.3 | DRVDD + 0.3 | V |
| CLK, MODE | AGND | -0.3 | AVDD +0.3 | V |
| VIN+, VIN- | AGND | -0.3 | AVDD +0.3 | V |
| VREF | AGND | -0.3 | AVDD + 0.3 | V |
| SENSE | AGND | -0.3 | AVDD + 0.3 | V |
| REFB, REFT | AGND | -0.3 | AVDD + 0.3 | V |
| PDWN | AGND | -0.3 | AVDD + 0.3 | V |
| ENVIRONMENTAL ${ }^{2}$ |  |  |  |  |
| Operating Temperature |  | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature |  |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (10 sec) |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature |  | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |

## NOTES

${ }^{1}$ Absolute maximum ratings are limiting values to be applied individually, and beyond which the serviceability of the circuit may be impaired. Functional operability is not necessarily implied. Exposure to absolute maximum rating conditions for an extended period of time may affect device reliability. ${ }^{2}$ Typical thermal impedances 28-lead TSSOP: $\theta_{\mathrm{JA}}=67.7^{\circ} \mathrm{C} / \mathrm{W}, 32$-lead LFCSP: $\theta_{\mathrm{JA}}=32.7^{\circ} \mathrm{C} / \mathrm{W}$; heat sink soldered down to ground plane.

## EXPLANATION OF TEST LEVELS

## Test Level

I $100 \%$ production tested.
II $100 \%$ production tested at $25^{\circ} \mathrm{C}$ and sample tested at specified temperatures.

III Sample tested only.
IV Parameter is guaranteed by design and characterization testing.

V Parameter is a typical value only.
VI $100 \%$ production tested at $25^{\circ} \mathrm{C}$; guaranteed by design and characterization testing for industrial temperature range; $100 \%$ production tested at temperature extremes for military devices.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. TSSOP (RU-28)


Figure 4. LFCSP (CP-32)

Table 6. Pin Function Descriptions

| TSSOP Pin No. | LFCSP Pin No. | Mnemonic | Description |
| :--- | :--- | :--- | :--- |
| 1 | 21 | OR | Out-of-Range Indicator. |
| 2 | 22 | MODE | Data Format and Clock Duty Cycle Stabilizer (DCS) Mode Selection. |
| 3 | 23 | SENSE | Reference Mode Selection. |
| 4 | 24 | VREF | Voltage Reference Input/Output. |
| 5 | 25 | REFB | Differential Reference (Negative). |
| 6 | 26 | REFT | Differential Reference (Positive). |
| 7,12 | 27,32 | AVDD | Analog Power Supply. |
| 8,11 | 28,31 | AGND | Analog Ground. |
| 9 | 29 | VIN+ | Analog Input Pin (+). |
| 10 | 30 | VIN- | Analog Input Pin (-). |
| 13 | 2 | CLK | Clock Input Pin. |
| 14 | 4 | PDWN | Power-Down Function Selection (Active High). |
| 15 to 16 | $1,3,5$ to 8 | DNC | Do not connect, recommend floating this pin. |
| 17 to 22, | 9 to 14, | DO (LSB) to | Data Output Bits. |
| 25 to 28 | 17 to 20 | D9 (MSB) |  |
| 23 | 15 | DRGND | Digital Output Ground. |
| 24 | 16 | DRVDD | Digital Output Driver Supply. Must be decoupled to DRGND with a |
|  |  |  | minimum 0.1 $\mu$ F capacitor. Recommended decoupling is $0.1 \mu$ F in parallel with $10 ~ \mu F$. |

## EQUIVALENT CIRCUITS



Figure 5. Equivalent Analog Input Circuit


Figure 6. Equivalent MODE Input Circuit


Figure 7. Equivalent Digital Output Circuit


Figure 8. Equivalent Digital Input Circuit

## DEFINITIONS OF SPECIFICATIONS Aperture Delay

Aperture delay is a measure of the sample-and-hold amplifier (SHA) performance and is measured from the rising edge of the clock input to when the input signal is held for conversion.

## Aperture Jitter

Aperture jitter is the variation in aperture delay for successive samples and can be manifested as frequency-dependent noise on the input to the ADC.

## Clock Pulse Width and Duty Cycle

Pulse width high is the minimum amount of time that the clock pulse should be left in the Logic 1 state to achieve rated performance. Pulse width low is the minimum time the clock pulse should be left in the low state. At a given clock rate, these speci-
fications define an acceptable clock duty cycle.

## Differential Nonlinearity (DNL, No Missing Codes)

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. Guaranteed no missing codes to 10 -bit resolution indicate that all 1024 codes, respectively, must be present over all operating ranges.

## Effective Number of Bits (ENOB)

For a sine wave, SINAD can be expressed in terms of the number of bits. Using the following formula, it is possible to obtain a measure of performance expressed as $N$, the effective number of bits

$$
N=(S I N A D-1.76) / 6.02
$$

Thus, the effective number of bits for a device for sine wave inputs at a given input frequency can be calculated directly from its measured SINAD.

## Gain Error

The first code transition should occur at an analog value $1 / 2$ LSB above negative full scale. The last transition should occur at an analog value $11 / 2$ LSB below the positive full scale. Gain error is the deviation of the actual difference between the first and last code transitions and the ideal difference between the first and last code transitions.

## Integral Nonlinearity (INL)

INL refers to the deviation of each individual code from a line drawn from "negative full scale" through "positive full scale." The point used as negative full scale occurs $1 / 2$ LSB before the first code transition. Positive full scale is defined as a level $11 / 2$ LSB beyond the last code transition. The deviation is measured from the middle of each particular code to the true straight line.

## Maximum Conversion Rate

The clock rate at which parametric testing is performed.

## Minimum Conversion Rate

The clock rate at which the SNR of the lowest analog signal frequency drops by no more than 3 dB below the guaranteed limit.

## Offset Error

The major carry transition should occur for an analog value $1 / 2$ LSB below VIN+ = VIN-. Zero error is defined as the deviation of the actual transition from that point.

## Out-of-Range Recovery Time

Out-of-range recovery time is the time it takes for the ADC to reacquire the analog input after a transient from $10 \%$ above positive full scale to $10 \%$ above negative full scale, or from $10 \%$ below negative full scale to $10 \%$ below positive full scale.

## Output Propagation Delay

The delay between the clock logic threshold and the time when
all bits are within valid logic levels.

## Power Supply Rejection

The specification shows the maximum change in full scale from the value with the supply at the minimum limit to the value with the supply at its maximum limit.

## Signal-to-Noise and Distortion (SINAD) Ratio

SINAD is the ratio of the rms value of the measured input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for SINAD is expressed in decibels.

## Signal-to-Noise Ratio (SNR)

SNR is the ratio of the rms value of the measured input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding the first six harmonics and dc. The value for SNR is expressed in decibels.

## Spurious-Free Dynamic Range (SFDR)

SFDR is the difference in dB between the rms amplitude of the input signal and the peak spurious signal.

## Temperature Drift

The temperature drift for zero error and gain error specifies the maximum change from the initial $\left(25^{\circ} \mathrm{C}\right)$ value to the value at $\mathrm{T}_{\text {min }}$ or $\mathrm{T}_{\mathrm{max}}$.

## Total Harmonic Distortion (THD)

THD is the ratio of the rms sum of the first six harmonic components to the rms value of the measured input signal and is expressed as a percentage or in decibels.

## Two-Tone SFDR

The ratio of the rms value of either input tone to the rms value of the peak spurious component. The peak spurious component may or may not be an IMD product. It may be reported in dBc (i.e., degrades as signal levels are lowered) or in dBFS (always related back to converter full scale).

## AD9215

## TYPICAL PERFORMANCE CHARACTERISTICS

AVDD $=3.0 \mathrm{~V}, \mathrm{DRVDD}=2.5 \mathrm{~V}$ with DCS enabled, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 2 \mathrm{~V}$ differential input, $\mathrm{A}_{\text {IN }}=-\mathbf{0 . 5} \mathrm{dBFS}, \mathrm{VREF}=1.0 \mathrm{~V}$, unless otherwise noted.


Figure 9. Single-Tone 32k FFT with $f_{I N}=10.3 \mathrm{MHZ}, f_{\text {SAMPLE }}=105 \mathrm{MSPS}$


Figure 10. Single-Tone 32k FFT with $f_{I N}=70.3 \mathrm{MHz}, f_{\text {SAMPLE }}=105 \mathrm{MSPS}$


Figure 11. Single-Tone 32k FFT with $f_{I N}=100.3 \mathrm{MHz}, f_{\text {SAMPLE }}=105 \mathrm{MSPS}$


Figure 12. AD9215-80 SNR/SFDR vs. $f_{\text {SAMPLE }}, f_{i N}=10.3 \mathrm{MHz}$


Figure 13. AD9215-65 SNR/SFDR vs. $f_{\text {SAMPLE, }} f_{I N}=10.3 \mathrm{MHz}$


Figure 14. AD9215-105 SNR/SFDR vs. $f_{\text {SAMPLE, }} f_{I N}=10.3 \mathrm{MHz}$


Figure 15. AD9215-80 SNR/SFDR vs. Analog Input Drive Level, $f_{\text {SAMPLE }}=80 \mathrm{MSPS}, f_{I N}=39.1 \mathrm{MHz}$


Figure 16. AD9215-105 SNR/SFDR vs.
Analog Input Drive Level, $f_{\text {SAMPLE }}=105 \mathrm{MSPS}, f_{I N}=50.3 \mathrm{MHz}$


Figure 17. AD9215-65 SNR/SFDR vs.
Analog Input Drive Level, $f_{\text {SAMPLE }}=65 \mathrm{MSPS}, f_{I N}=30.3 \mathrm{MHz}$


Figure 18. AD9215-105 SNR/SFDR vs.
$f_{I N}, A_{I N}=-0.5 d B F S, f_{S A M P L E}=105 \mathrm{MSPS}$


Figure 19. AD9215-80 SNR/SFDR vs.
$f_{I N}, A_{I N}=-0.5 \mathrm{dBFS}, f_{S A M P L E}=80 \mathrm{MSPS}$


Figure 20. AD9215-65 SNR/SFDR vs.
$f_{I N}, A_{I N}=-0.5 \mathrm{dBFS}, f_{\text {SAMPLE }}=65 \mathrm{MSPS}$


Figure 21. Two-Tone 32k FFT with $f_{\mid N 1}=70.1 \mathrm{MHz}$, and $f_{\text {IN2 }}=71.1 \mathrm{MHz}, f_{\text {SAMPLE }}=105 \mathrm{MSPS}$


Figure 22. Two-Tone 32k FFT with $f_{I N 1}=100.3 \mathrm{MHz}$, and $f_{I_{2} 2}=101.3 \mathrm{MHz}, f_{\text {SAMPLE }}=105 \mathrm{MSPS}$


Figure 23. AD9215-105 Two-Tone SFDR vs. Ain, $f_{I_{N 1}}=70.1 \mathrm{MHz}$, and $f_{I N 2}=71.1 \mathrm{MHz}, f_{\text {SAMPLE }}=105 \mathrm{MSPS}$


Figure 24. AD9215-80 Two-Tone SFDR vs. $A_{I N,} f_{i N 1}=100.3 \mathrm{MHz}$, and $f_{I_{N 2}}=$ $101.3 \mathrm{MHz}, f_{\text {SAMPLE }}=105 \mathrm{MSPS}$


Figure 25. SINAD, SFDR vs.
Clock Duty Cycle, $f_{\text {SAMPLE }}=105$ MSPS, $f_{I N}=50.3 \mathrm{MH}$


Figure 26. SINAD, SFDR vs. Temperature,
$f_{S A M P L E}=105 \mathrm{MSPS}, f_{I N}=50 \mathrm{MHz}$


Figure 27. Gain vs. Temperature External 1 V Reference


Figure 28. AD9215-105 Typical DNL, $f_{\text {SAMPLE }}=105 \mathrm{MSPS}, f_{I N}=2.3 \mathrm{MHz}$


Figure 29. AD9215-105 Typical INL, $f_{\text {SAMPLE }}=105$ MSPS, $f_{I N}=2.3 \mathrm{MHz}$

## APPLYING THE AD9215 THEORY OF OPERATION

The AD9215 architecture consists of a front-end SHA followed by a pipelined switched capacitor ADC. Each stage provides sufficient overlap to correct for flash errors in the preceding stages. The quantized outputs from each stage are combined into a final 10 -bit result in the digital correction logic. The pipelined architecture permits the first stage to operate on a new input sample, while the remaining stages operate on preceding samples. Sampling occurs on the rising edge of the clock.

The input stage contains a differential SHA that can be configured as ac-coupled or dc-coupled in differential or single-ended modes. Each stage of the pipeline, excluding the last, consists of a low resolution flash ADC connected to a switched capacitor DAC and interstage residue amplifier (MDAC). The residue amplifier magnifies the difference between the reconstructed DAC output and the flash input for the next stage in the pipeline. Redundancy is used in each one of the stages to facilitate digital correction of flash errors.

The output-staging block aligns the data, carries out the error correction, and passes the data to the output buffers. The output buffers are powered from a separate supply, allowing adjustment of the output voltage swing. During power-down, the output buffers go into a high impedance state.

## Analog Input and Reference Overview

The analog input to the AD9215 is a differential switched capacitor SHA that has been designed for optimum performance while processing a differential input signal. The SHA input can support a wide common-mode range and maintain excellent performance, as shown in Figure 31. An input commonmode voltage of midsupply minimizes signal-dependent errors and provides optimum performance.


Figure 30. Switched-Capacitor SHA Input
The clock signal alternatively switches the SHA between sample mode and hold mode (see Figure 30). When the SHA is switched into sample mode, the signal source must be capable of charging the sample capacitors and settling within one-half of a clock cycle. A small resistor in series with each input can help reduce the peak transient current required from the output
stage of the driving source. Also, a small shunt capacitor can be placed across the inputs to provide dynamic charging currents. This passive network creates a low-pass filter at the ADC's input; therefore, the precise values are dependent upon the application. In IF undersampling applications, any shunt capacitors should be removed. In combination with the driving source impedance, they would limit the input bandwidth.

The analog inputs of the AD9215 are not internally dc biased. In ac-coupled applications, the user must provide this bias externally. $V_{C M}=A V D D / 2$ is recommended for optimum performance, but the device functions over a wider range with reasonable performance (see Figure 31).


Figure 31. AD9215-105 SNR, SFDR vs. Common-Mode Voltage
For best dynamic performance, the source impedances driving VIN+ and VIN- should be matched such that common-mode settling errors are symmetrical. These errors are reduced by the common-mode rejection of the ADC.

An internal differential reference buffer creates positive and negative reference voltages, REFT and REFB, respectively, that define the span of the ADC core. The output common mode of the reference buffer is set to midsupply, and the REFT and REFB voltages and span are defined as

$$
\begin{aligned}
& R E F T=1 / 2(A V D D+V R E F) \\
& R E F B=1 / 2(A V D D-V R E F) \\
& \text { Span }=2 \times(R E F T-R E F B)=2 \times V R E F
\end{aligned}
$$

It can be seen from the equations above that the REFT and REFB voltages are symmetrical about the midsupply voltage and, by definition, the input span is twice the value of the VREF voltage.

The internal voltage reference can be pin-strapped to fixed values of 0.5 V or 1.0 V or adjusted within the same range as discussed in the Internal Reference Connection section. Maximum

SNR performance is achieved with the AD9215 set to the largest input span of 2 V p-p. The relative SNR degradation is 3 dB when changing from 2 V p-p mode to 1 V p-p mode.

The SHA may be driven from a source that keeps the signal peaks within the allowable range for the selected reference voltage. The minimum and maximum common-mode input levels are defined as

$$
\begin{aligned}
& V C M_{M I N}=V R E F / 2 \\
& V C M_{M A X}=(A V D D+V R E F) / 2
\end{aligned}
$$

The minimum common-mode input level allows the AD9215 to accommodate ground-referenced inputs.

Although optimum performance is achieved with a differential input, a single-ended source may be driven into VIN+ or VIN-. In this configuration, one input accepts the signal, while the opposite input should be set to midscale by connecting it to an appropriate reference. For example, a 2 V p-p signal may be applied to VIN+ while a 1 V reference is applied to VIN-. The AD9215 then accepts a signal varying between 2 V and 0 V . In the single-ended configuration, distortion performance may degrade significantly as compared to the differential case. However, the effect is less noticeable at lower input frequencies.

## Differential Input Configurations

As previously detailed, optimum performance is achieved while driving the AD9215 in a differential input configuration. For baseband applications, the AD8138 differential driver provides excellent performance and a flexible interface to the ADC. The output common-mode voltage of the AD8138 is easily set to $A V D D / 2$, and the driver can be configured in a Sallen Key filter topology to provide band limiting of the input signal.


Figure 32. Differential Input Configuration Using the AD8138
At input frequencies in the second Nyquist zone and above, the performance of most amplifiers is not adequate to achieve the true performance of the AD9215. This is especially true in IF undersampling applications where frequencies in the 70 MHz to 200 MHz range are being sampled. For these applications, differential transformer coupling is the recommended input configuration. The value of the shunt capacitor is dependant on the input frequency and source impedance and should be reduced or removed. An example of this is shown in Figure 33.


Figure 33. Differential Transformer-Coupled Configuration
The signal characteristics must be considered when selecting a transformer. Most RF transformers saturate at frequencies below a few MHz , and excessive signal power can also cause core saturation, which leads to distortion.

## Single-Ended Input Configuration

A single-ended input may provide adequate performance in cost-sensitive applications. In this configuration, there is a degradation in SFDR and distortion performance due to the large input common-mode swing. However, if the source impedances on each input are kept matched, there should be little effect on SNR performance. Figure 34 details a typical single-ended input configuration.


Figure 34. Single-Ended Input Configuration

## CLOCK INPUT AND CONSIDERATIONS

Typical high speed ADCs use both clock edges to generate a variety of internal timing signals, and as a result may be sensitive to clock duty cycle. Commonly, a $5 \%$ tolerance is required on the clock duty cycle to maintain dynamic performance characteristics. The AD9215 contains a clock duty cycle stabilizer that retimes the nonsampling edge, providing an internal clock signal with a nominal $50 \%$ duty cycle. This allows a wide range of clock input duty cycles without affecting the performance of the AD9215. As shown in Figure 25, noise and distortion performance are nearly flat over a $50 \%$ range of duty cycle. For best ac performance, enabling the duty cycle stabilizer is recommended for all applications.

The duty cycle stabilizer uses a delay-locked loop (DLL) to create the nonsampling edge. As a result, any changes to the sampling frequency require approximately 100 clock cycles to allow the DLL to acquire and lock to the new rate.

## AD9215

Table 7. Reference Configuration Summary

| Selected Mode | External SENSE <br> Connection | Internal Op Amp <br> Configuration | Resulting VREF <br> (V) | Resulting Differential Span <br> (V p-p) |
| :--- | :--- | :--- | :--- | :--- |
| Externally Supplied Reference | AVDD | N/A | N/A | $2 \times$ External Reference |
| Internal 0.5 V Reference | VREF | Voltage Follower $(G=1)$ | 0.5 |  |
| Programmed Variable <br> Reference <br> Internally Programmed 1 V <br> Reference | External Divider | AGND to 0.2 V | Inteninverting $(1<G<2)$ | $0.5 \times(1+R 2 / R 1)$ | | 1.0 |
| :--- |
| $2 \times$ VREF Divider |

Table 8. Digital Output Coding

| Code | VIN+ $\mathbf{~ V I N}-$ Input Span $=$ <br> $\mathbf{2 ~ V ~ p - p ~ ( V ) ~}$ | VIN+ - VIN- Input Span $=$ <br> $\mathbf{1 ~ V ~ p - p ~ ( V ) ~}$ | Digital Output Offset Binary <br> (D9......D0) | Digital Output Twos <br> Complement (D9......D0) |
| :--- | :--- | :--- | :--- | :--- |
| 1023 | 1.000 | 0.500 | 1111111111 | 0111111111 |
| 512 | 0 | 0 | 1000000000 | 0000000000 |
| 511 | -0.00195 | -0.000978 | 0111111111 | 1111111111 |
| 0 | -1.00 | -0.5000 | 0000000000 | 1000000000 |

High speed, high resolution ADCs are sensitive to the quality of the clock input. The degradation in SNR at a given full-scale input frequency ( $\mathrm{f}_{\text {INPUT }}$ ) due only to aperture jitter ( $\mathrm{t}_{\mathrm{A}}$ ) can be calculated with the following equation

$$
\text { SNR Degradation }=20 \times \log _{10}\left[2 \times \pi \times f_{\text {INPUT }} \times t_{A}\right]
$$

In the equation, the rms aperture jitter, $t_{A}$, represents the rootsum square of all jitter sources, which include the clock input, analog input signal, and ADC aperture jitter specification. Undersampling applications are particularly sensitive to jitter.

The clock input should be treated as an analog signal in cases where aperture jitter may affect the dynamic range of the AD9215. Power supplies for clock drivers should be separated from the ADC output driver supplies to avoid modulating the clock signal with digital noise. Low jitter, crystal-controlled oscillators make the best clock sources. If the clock is generated from another type of source (by gating, dividing, or other methods), it should be retimed by the original clock at the last step.

## Power Dissipation and Standby Mode

As shown in Figure 35, the power dissipated by the AD9215 is proportional to its sample rate. The digital power dissipation does not vary substantially between the three speed grades because it is determined primarily by the strength of the digital drivers and the load on each output bit. The maximum DRVDD current can be calculated as

$$
I_{D R V D D}=V_{D R V D D} \times C_{L O A D} \times f_{C L O C K} \times N
$$

where $N$ is the number of output bits, 10 in the case of the AD9215. This maximum current is for the condition of every output bit switching on every clock cycle, which can only occur for a full-scale square wave at the Nyquist frequency, $f_{\text {сооск }} / 2$. In practice, the DRVDD current is established by the average num-
ber of output bits switching, which are determined by the encode rate and the characteristics of the analog input signal.

Digital power consumption can be minimized by reducing the capacitive load presented to the output drivers. The data in Figure 35 was taken with a 5 pF load on each output driver.


Figure 35. Supply Current vs. $f_{\text {SAMPLE }}$ for $f_{I N}=10.3 \mathrm{MHz}$
The analog circuitry is optimally biased so that each speed grade provides excellent performance while affording reduced power consumption. Each speed grade dissipates a baseline power at low sample rates that increases linearly with the clock frequency.

By asserting the PDWN pin high, the AD9215 is placed in standby mode. In this state, the ADC typically dissipates 1 mW if the CLK and analog inputs are static. During standby, the output drivers are placed in a high impedance state. Reasserting the PDWN pin low returns the AD9215 into its normal operational mode.

In standby mode, low power dissipation is achieved by shutting down the reference, reference buffer, and biasing networks. The decoupling capacitors on REFT and REFB are discharged when entering standby mode and then must be recharged when returning to normal operation. As a result, the wake-up time is related to the time spent in standby mode, and shorter standby cycles result in proportionally shorter wake-up times. With the recommended $0.1 \mu \mathrm{~F}$ and $10 \mu \mathrm{~F}$ decoupling capacitors on REFT and REFB, it takes approximately one second to fully discharge the reference buffer decoupling capacitors and 7 ms to restore full operation.

## Digital Outputs

The AD9215 output drivers can be configured to interface with 2.5 V or 3.3 V logic families by matching DRVDD to the digital supply of the interfaced logic. The output drivers are sized to provide sufficient output current to drive a wide variety of logic families. However, large drive currents tend to cause current glitches on the supplies that may affect converter performance. Applications requiring the ADC to drive large capacitive loads or large fanouts may require external buffers or latches.

## Timing

The AD9215 provides latched data outputs with a pipeline delay of five clock cycles. Data outputs are available one propagation delay ( $t_{o d}$ ) after the rising edge of the clock signal. Refer to Figure 2 for a detailed timing diagram.

The length of the output data lines and loads placed on them should be minimized to reduce transients within the AD9215; these transients can detract from the converter's dynamic performance.

The lowest typical conversion rate of the AD9215 is 5 MSPS. At clock rates below 5 MSPS, dynamic performance may degrade.

## Voltage Reference

A stable and accurate 0.5 V voltage reference is built into the AD9215. The input range can be adjusted by varying the reference voltage applied to the AD9215, using either the internal reference or an externally applied reference voltage. The input span of the ADC tracks reference voltage changes linearly.

## Internal Reference Connection

A comparator within the AD9215 detects the potential at the SENSE pin and configures the reference into four possible states, which are summarized in Table 1 If SENSE is grounded, the reference amplifier switch is connected to the internal resistor divider (see Figure 36), setting VREF to 1 V . Connecting the SENSE pin to the VREF pin switches the amplifier output to the SENSE pin, configuring the internal op amp circuit as a voltage follower and providing a 0.5 V reference output. If an external resistor divider is connected as shown in Figure 37, the switch is again set to the SENSE pin. This puts the reference amplifier in a noninverting mode with the VREF output defined as


Figure 36. Internal Reference Configuration
In all reference configurations, REFT and REFB drive the ADC conversion core and establish its input span. The input range of the ADC always equals twice the voltage at the reference pin for either an internal or an external reference.


Figure 37. Programmable Reference Configuration
If the internal reference of the AD9215 is used to drive multiple converters to improve gain matching, the loading of the reference by the other converters must be considered. Figure 38 depicts how the internal reference voltage is affected by loading.

## AD9215



Figure 38. VREF Accuracy vs. Load

## External Reference Operation

The use of an external reference may be necessary to enhance the gain accuracy of the ADC or improve thermal drift characteristics. When multiple ADCs track one another, a single reference (internal or external) may be necessary to reduce gain matching errors to an acceptable level. A high precision external reference may also be selected to provide lower gain and offset temperature drift. Figure 39 shows the typical drift characteristics of the internal reference in both 1 V and 0.5 V modes.


Figure 39. Typical VREF Drift
When the SENSE pin is tied to AVDD, the internal reference is disabled, allowing the use of an external reference. An internal reference buffer loads the external reference with an equivalent $7 \mathrm{k} \Omega$ load. The internal buffer still generates the positive and
negative full-scale references, REFT and REFB, for the ADC core. The input span is always twice the value of the reference voltage; therefore, the external reference must be limited to a maximum of 1 V .

## Operational Mode Selection

As discussed earlier, the AD9215 can output data in either offset binary or twos complement format. There is also a provision for enabling or disabling the clock duty cycle stabilizer (DCS). The MODE pin is a multilevel input that controls the data format and DCS state. For best ac performance, enabling the duty cycle stabilizer is recommended for all applications. The input threshold values and corresponding mode selections are outlined in Table 9.

As detailed in Table 9, the data format can be selected for either offset binary or twos complement.

Table 9. Mode Selection

| MODE Voltage | Data Format | Duty Cycle Stabilizer |
| :--- | :--- | :--- |
| AVDD | Twos Complement | Disabled |
| $2 / 3$ AVDD | Twos Complement | Enabled |
| $1 / 3$ AVDD | Offset Binary | Enabled |
| AGND (Default) | Offset Binary | Disabled |

The MODE pin is internally pulled down to AGND by a $20 \mathrm{k} \Omega$ resistor.

## EVALUATION BOARD

The AD9215 evaluation board provides all of the support circuitry required to operate the ADC in its various modes and configurations. The converter can be driven differentially through an AD8351 driver, a transformer, or single-ended. Separate power pins are provided to isolate the DUT from the support circuitry. Each input configuration can be selected by proper connection of various jumpers (refer to the schematics). Figure 40 shows the typical bench characterization setup used to evaluate the ac performance of the AD9215. It is critical that signal sources with very low phase noise ( $<1 \mathrm{ps}$ rms jitter) be used to realize the ultimate performance of the converter. Proper filtering of the input signal, to remove harmonics and lower the integrated noise at the input, is also necessary to achieve the specified noise performance.

Complete schematics and layout plots follow that demonstrate the proper routing and grounding techniques that should be applied at the system level.


Figure 40. Evaluation Board Connections


## AD9215



Figure 42. LFCSP Evaluation Board, Digital Path


Figure 43. LFCSP Evaluation Board Schematic, Clock Input

## AD9215



Figure 44. LFCSP Evaluation Board Layout, Primary Side


Figure 45. LFCSP Evaluation Board Layout, Secondary Side


Figure 46. LFCSP Evaluation Board Layout, Ground Plane


Figure 47. LFCSP Evaluation Board Layout, Power Plane

## AD9215



Figure 48. LFCSP Evaluation Board Layout, Primary Silkscreen


Figure 49. LFCSP Evaluation Board Layout, Secondary Silkscreen

Table 10. LFCSP Evaluation Board Bill of Materials (BOM)


[^4]

Figure 50. TSSOPP Evaluation Board Schematic, Analog Inputs and DUT


Figure 51. TSSOP Evaluation Board, Digital Path



Figure 53. TSSOP Evaluation Board Layout, Primary Side


Figure 54. TSSOP Evaluation Board Layout, Secondary Side


Figure 55. TSSOP Evaluation Board Layout, Ground Plane


Figure 56. TSSOP Evaluation Board Layout, Power Plane

## AD9215



Table 11. TSSOP Evaluation Board Bill of Materials (BOM)

| Item | Qty. | Omit | Reference Designator | Device | Package | Value | Recommended Vendor/Part No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 11 |  | $\begin{aligned} & \text { C2 to C4, C10, C20, } \\ & \text { C25, C27, C29, } \\ & \text { C47, C50, C52 } \end{aligned}$ | Tantalum Capacitor | TAJD | $10 \mu \mathrm{~F}$ |  |
|  |  |  | C47 |  |  |  |  |
| 2 | 2 |  | C5,C8 | Chip Capacitor | 0603 | 10 pF |  |
|  |  | 1 | C31 |  |  |  |  |
| 3 | 15 |  | $\begin{aligned} & \text { C6, C9, C13, } \\ & \text { C15 to C18, C21, C24, } \\ & \text { C26, C30, C32, C34, C36, } \\ & \text { C40, C46, C48, C51 } \end{aligned}$ | Chip Capacitor | 0603 | $0.1 \mu \mathrm{~F}$ |  |
| 4 |  | 3 | C12, C14, C23, C28 | Chip Capacitor | 0603 | Select |  |
| 5 | 8 |  | $\begin{aligned} & \text { C7, C19, C35, C19, } \\ & \text { C37 to C39, C49 } \end{aligned}$ | Chip Capacitor | 0603 | $0.001 \mu \mathrm{~F}$ |  |
| 6 |  | 6 | $\begin{aligned} & \text { C1,C33, C41 to C42, } \\ & \text { C44 to C5 } \end{aligned}$ | BCAP0402 | 0402 | $0.1 \mu \mathrm{~F}$ |  |
| 7 |  | 1 | C43 | BCAP0402 | 0402 | $0.001 \mu \mathrm{~F}$ |  |
| 8 |  | 1 | C11 | BCAP0603 | 0603 | Select |  |
| 9 | 11 |  | $\begin{aligned} & \text { R2, R8 to R11, R24, } \\ & \text { R26, R29, R39, R41 to R45 } \end{aligned}$ | BRES603 | 0603A | $1 \mathrm{k} \Omega$ |  |
|  |  | 2 | R48, R49 |  |  |  |  |
| 10 | 4 |  | R6, R25, R34, R37 | BRES603 | 0603A | $0 \Omega$ |  |
|  |  | 8 | R5, R35, R17 to R18, R27 to R28, R38, R52 |  |  |  |  |
| 11 | 2 |  | R7, R40 | BRES603 | 0603A | $50 \Omega$ |  |
|  |  | 1 | R14 |  |  |  |  |
| 12 | 2 |  | R19, R21 | BRES603 | 0603A | $33 \Omega$ |  |
| 13 | 2 |  | R32, R33 | RES0603 | 0603A | $36 \Omega$ |  |
| 14 | 1 |  | R16 | BRES603 | 0603 | Select |  |
| 15 | 2 |  | R4, R15, | BRES603 | 0603 | $10 \mathrm{k} \Omega$ |  |
| 16 |  | 4 | R20, R22 to R23, R47 | BRES603 | 0603A | Select |  |
| 17 |  | 2 | R48, R49 | BRES603 | 0603 | $1 \mathrm{k} \Omega$ |  |
| 18 |  | 4 | R36, R46, R50 to R51 | BRES603 | 0603 | $25 \Omega$ |  |
| 19 |  | 1 | R31 | BRES603 | 0603 | $100 \Omega$ |  |
| 20 |  | 1 | R30 | BRES603 | 0603 | $1.2 \mathrm{k} \Omega$ |  |
| 21 |  | 1 | R3 | BRES603 | 0603 | $5 \mathrm{k} \Omega$ |  |
| 22 |  | 1 | R1 | Potentiometer | RJ24FW | $10 \mathrm{k} \Omega$ |  |
| 23 | 4 |  | RP1 to RP4 | Resister Pack | 220. | 742C163221 |  |

## AD9215

| Item | Qty. | Omit | Reference Designator | Device | Package | Value | Recommended <br> Vendor/Part No. |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 24 | 1 |  | L1 | Chip Inductor | 0603 | 10 nH | Coilcraft/0603CS- <br> 10NXGBU |
| 25 | 1 |  | T1 | $1: 1$ RF Transformer | CD542 |  | Mini-Circuits <br> AWT1-1T |
| 26 | 1 |  | U1 | ADC | 28TSSOP | Analog Devices, Inc. <br> AD9215 |  |
| 27 | 1 |  | U2 | Right Angle 40-Pin Header |  | Samtec <br> TSW-120-08-T-D-RA |  |
| 28 | 2 |  | U3, U4 | Octal D-Type Flip-Flop |  | Fairchild 74LVT57MSA |  |
| 29 | 1 |  | U5 | Qigh Speed Amplifier | SOMB10 |  | Fairchild 74VCX86M |
| 30 | 1 | U6 | SMB Connecter | SMBP |  | Analog Devices, Inc. |  |
| AD8351ARM |  |  |  |  |  |  |  |

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-153AE

Figure 59. 28-Lead Thin Shrink Small Outline Package [TSSOP]
( $R U-28$ )
Dimensions shown in millimeters


Figure 60. 32-Lead Lead Frame Chip Scale Package [LFCSP]
(CP-32)
Dimensions shown in millimeters

## AD9215

ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD9215BRU-65 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28-Lead Thin Shrink Small Outline Package (TSSOP) | RU-28 |
| AD9215BRU-80 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Lead Thin Shrink Small Outline Package (TSSOP) | RU-28 |
| AD9215BRU-105 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Lead Thin Shrink Small Outline Package (TSSOP) | RU-28 |
| AD9215BRURL7-65 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Lead Thin Shrink Small Outline Package (TSSOP) | RU-28 |
| AD9215BRURL7-80 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Lead Thin Shrink Small Outline Package (TSSOP) | RU-28 |
| AD9215BRURL7-105 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Lead Thin Shrink Small Outline Package (TSSOP) | RU-28 |
| AD9215BRU-65EB |  | AD9215BRU-65 Evaluation Board (TSSOP) | RU-28 |
| AD9215BRU-80EB |  | AD9215BRU-80 Evaluation Board (TSSOP) | RU-28 |
| AD9215BRU-105EB |  | AD9215BRU-105 Evaluation Board (TSSOP) | RU-28 |
| AD9215BCP-65 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 32 -Lead Lead Frame Chip Scale Package (LFCSP) | CP-32 |
| AD9215BCP-80 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 32 -Lead Lead Frame Chip Scale Package (LFCSP) | CP-32 |
| AD9215BCP-105 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 32 -Lead Lead Frame Chip Scale Package (LFCSP) | CP-32 |
| AD9215BCPZ-65 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 32 -Lead Lead Frame Chip Scale Package (LFCSP) | CP-32 |
| AD9215BCPZ-80 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $32-$ Lead Lead Frame Chip Scale Package (LFCSP) | CP-32 |
| AD9215BCPZ-105 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $32-$ Lead Lead Frame Chip Scale Package (LFCSP) | CP-32 |
| AD9215BCP-65EB |  | AD9215BCP-65 Evaluation Board (LFCSP) | CP-32 |
| AD9215BCP-80EB |  | AD9215BCP-80 Evaluation Board (LFCSP) | CP-32 |
| AD9215BCP-105EB |  | AD9215BCP-105 Evaluation Board (LFCSP) | CP-32 |

${ }^{1} \mathrm{Z}=\mathrm{Pb}$-free part.

 AD9215 NOTES

## AD9215

## NOTES


[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
    Tel: 781.329.4700
    www.analog.com
    Fax: 781.326.8703 © 2004 Analog Devices, Inc. All rights reserved.

[^1]:    ${ }^{1}$ With a 1.0 V internal reference.
    ${ }^{2}$ Measured at $f_{\mathrm{IN}}=2.4 \mathrm{MHz}$, full-scale sine wave, with approximately 5 pF loading on each output bit.
    ${ }^{3}$ Input capacitance refers to the effective capacitance between one differential input pin and AGND. Refer to Figure 5 for the equivalent analog input structure.
    ${ }^{4}$ Standby power is measured with a dc input, the CLK pin inactive (i.e., set to AVDD or AGND).

[^2]:    ${ }^{1}$ Tested at $\mathrm{f}_{\mathrm{in}}=35 \mathrm{MHz}$ for AD9215-65; $\mathrm{fin}_{\mathrm{i}}=39 \mathrm{MHz}$ for AD9215-80; and $\mathrm{fin}_{\mathrm{in}}=50 \mathrm{MHz}$ for AD9215-105.

[^3]:    ${ }^{1}$ Output delay is measured from CLK 50\% transition to DATA 50\% transition, with 5 pF load on each output.
    ${ }^{2}$ Wake-up time is dependent on the value of decoupling capacitors; typical values shown with $0.1 \mu \mathrm{~F}$ and $10 \mu \mathrm{~F}$ capacitors on REFT and REFB.

[^4]:    ${ }^{1}$ These items are included in the PCB design but are omitted at assembly.

